# UNITED STATES PATENT AND TRADEMARK OFFICE UNITED STATES DEPARTMENT OF COMMERCE United States Patent and Trademark Office Address: COMMISSIONER FOR PATENTS P.O. Box 1450 Alexandria, Virginia 22313-1450 www.uspto.gov DATE MAILED: 11/10/2003 | APPLICATION NO. | FILING DATE | FIRST NAMED INVENTOR | ATTORNEY DOCKET NO. | CONFIRMATION NO. | |-----------------------------------------|----------------|----------------------|--------------------------|------------------| | 10/052,549 | 01/23/2002 | Akihiko Ebina | 111779 | 4562 | | 25944 75 | 590 11/10/2003 | | EXAMINER | | | OLIFF & BERRIDGE, PLC<br>P.O. BOX 19928 | | | PIZARRO CRESPO, MARCOS D | | | ALEXANDRIA | • | | ART UNIT | PAPER NUMBER | | · | | | 2814 | | Please find below and/or attached an Office communication concerning this application or proceeding. | | Application No. | Applicant(s) | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------|--|--|--|--| | | 10/052,549 | EBINA ET AL. | | | | | | Office Action Summary | Examiner | Art Unit | | | | | | | Marcos D. Pizarro-Crespo | 2814 | | | | | | The MAILING DATE of this communication app ars on the cover sheet with the correspondence address Period for Reply | | | | | | | | A SHORTENED STATUTORY PERIOD FOR REPLY IS SET TO EXPIRE 3 MONTH(S) FROM THE MAILING DATE OF THIS COMMUNICATION. - Extensions of time may be available under the provisions of 37 CFR 1.136(a). In no event, however, may a reply be timely filed after SIX (6) MONTHS from the mailing date of this communication. - If the period for reply specified above is less than thirty (30) days, a reply within the statutory minimum of thirty (30) days will be considered timely. - If NO period for reply is specified above, the maximum statutory period will apply and will expire SIX (6) MONTHS from the mailing date of this communication. - Failure to reply within the set or extended period for reply will, by statute, cause the application to become ABANDONED (35 U.S.C. § 133). - Any reply received by the Office later than three months after the mailing date of this communication, even if timely filed, may reduce any earned patent term adjustment. See 37 CFR 1.704(b). Status | | | | | | | | 1) Responsive to communication(s) filed on 13 / | August 2003 . | | | | | | | 2a)☐ This action is <b>FINAL</b> . 2b)⊠ Th | is action is non-final. | | | | | | | 3) Since this application is in condition for allowance except for formal matters, prosecution as to the merits is closed in accordance with the practice under <i>Ex parte Quayle</i> , 1935 C.D. 11, 453 O.G. 213. | | | | | | | | Disposition of Claims | | | | | | | | 4)⊠ Claim(s) <u>1-19</u> is/are pending in the application. | | | | | | | | 4a) Of the above claim(s) is/are withdrawn from consideration. | | | | | | | | 5) Claim(s) is/are allowed. | | | | | | | | 6)⊠ Claim(s) <u>1-19</u> is/are rejected. | | | | | | | | 7) Claim(s) is/are objected to. | | | | | | | | 8) Claim(s) are subject to restriction and/or election requirement. | | | | | | | | Application Papers | | | | | | | | 9) The specification is objected to by the Examiner. | | | | | | | | 10) The drawing(s) filed on is/are: a) accepted or b) objected to by the Examiner. Applicant may not request that any objection to the drawing(s) be held in abeyance. See 37 CFR 1.85(a). | | | | | | | | Applicant may not request that any objection to the drawing(s) be need in abeyance. See 37 CFR 1.05(a). 11) The proposed drawing correction filed on is: a) approved b) disapproved by the Examiner. | | | | | | | | If approved, corrected drawings are required in reply to this Office action. | | | | | | | | 12) The oath or declaration is objected to by the Examiner. | | | | | | | | Priority under 35 U.S.C. §§ 119 and 120 | | | | | | | | 13) Acknowledgment is made of a claim for foreign priority under 35 U.S.C. § 119(a)-(d) or (f). | | | | | | | | a) ☐ All b) ☐ Some * c) ☐ None of: | | | | | | | | 1. Certified copies of the priority documents have been received. | | | | | | | | 2. Certified copies of the priority documents have been received in Application No | | | | | | | | Copies of the certified copies of the priority documents have been received in this National Stage application from the International Bureau (PCT Rule 17.2(a)). | | | | | | | | * See the attached detailed Office action for a list of the certified copies not received. | | | | | | | | 14) ☐ Acknowledgment is made of a claim for domestic priority under 35 U.S.C. § 119(e) (to a provisional application). | | | | | | | | <ul> <li>a) ☐ The translation of the foreign language provisional application has been received.</li> <li>15)☐ Acknowledgment is made of a claim for domestic priority under 35 U.S.C. §§ 120 and/or 121.</li> </ul> | | | | | | | | Attachment(s) | | | | | | | | 1) Notice of References Cited (PTO-892) 2) Notice of Draftsperson's Patent Drawing Review (PTO-948) 3) Information Disclosure Statement(s) (PTO-1449) Paper No(s) | 5) Notice of Informa | ry (PTO-413) Paper No(s)<br>I Patent Application (PTO-152) | | | | | Art Unit: 2814 Attorney's Docket Number: 111779 Filing Date: 1/23/2002 Claimed Foreign Priority Date: 1/30/2001 (JP 2001-21930) Applicant(s): Ebina et al. Examiner: Marcos D. Pizarro-Crespo ### **DETAILED ACTION** This Office action responds to amendment filed on 8/13/2003. ### Continued Examination Under 37 CFR 1.114 1. A request for continued examination under 37 CFR 1.114, including the fee set forth in 37 CFR 1.17(e), was filed in this application after the final rejection mailed on 4/15/2003. Since this application is eligible for continued examination under 37 CFR 1.114, and the fee set forth in 37 CFR 1.17(e) has been timely paid, the finality of the previous Office action has been withdrawn pursuant to 37 CFR 1.114. Applicant's submission filed on 10/14/2003 has been entered. ### Acknowledgment 2. The amendment filed on 8/13/2003 responding to the Office action mailed on 4/15/2003 has been entered. The present Office action is made with all the suggested amendments being fully considered. Accordingly, pending in this Office action are claims 1-19. ### Claim Rejections - 35 USC § 103 3. The following is a quotation of 35 U.S.C. 103(a) which forms the basis for all obviousness rejections set forth in this Office action: Art Unit: 2814 (a) A patent may not be obtained though the invention is not identically disclosed or described as set forth in section 102 of this title, if the differences between the subject matter sought to be patented and the prior art are such that the subject matter as a whole would have been obvious at the time the invention was made to a person having ordinary skill in the art to which said subject matter pertains. Patentability shall not be negatived by the manner in which the invention was made. Page 3 - 4. Claims 1-4, 6, 8, 10, 11, 13, and 14 are rejected under 35 U.S.C. 103(a) as being unpatentable over Seiki (US 6248633) in view of Jin (US 5883001) and Ogura (US 6388293). - 5. Regarding claim 1, Seiki shows (see, e.g., fig. 4A-4G) most aspects of the instant invention including a semiconductor IC device having a memory cell array in which nonvolatile semiconductor memory devices are arranged in a matrix with a plurality of rows and columns, wherein each of the memory devices comprises: - ➤ a word gate 245 formed on a semiconductor layer 200 with a first gate insulating layer 221 interposed - > an impurity diffusion layer 204 which forms either a source or a drain region - first and second control gates 240 in the shape of sidewalls formed along either side of the word gate 245 #### wherein: - the first control gate 240 is disposed on the semiconductor layer 200 with a second gate insulating layer 230 interposed, and also on the word gate 245 with a side insulating layer 234 interposed - the second control gate 240 is disposed on the semiconductor layer 200 with another second gate insulating layer 230 interposed, and also on the word gate 245 with another side insulating layer 234 interposed Page 4 Art Unit: 2814 > the first and second control gates 240 extend in a first direction (see, e.g., fig.4G) ➤ a pair of the first and second control gates 240, adjacent to each other in a second direction which intersects the first direction are connected to each other through a common contact section (see, e.g., figs. 4E and 7A) Seiki also shows that a wire may be used to connect the pair of first and second control gates. Seiki, however, fails to describe the common contact section to be pad shaped. Nonetheless, contact pads are required for connecting Seiki's wire to the first and second control gate lines (see, e.g., Jin/col.1/II.25-30 and Ogura/col.26/II.48-53). Accordingly, it would have been obvious at the time of the invention to one of ordinary skill in the art that Seiki's common contact section should have a pad shape, as taught by Jin and Ogura, since pads are required to provide a landing contact area between the wire and the control gate lines. - 6. Regarding claim 2, Seiki shows (see, e.g., fig. 4G) that each of the first and second control gates **240** is formed of a conductive layer extending in the direction in which the impurity diffusion layer **204** extends. - 7. Regarding claim 3, Seiki shows (see, e.g., fig. 4F) that the common section is connected to the first and second control gates **240** and may include a conductive layer **247** formed of the same material as the first and second control gates **240**. - 8. Regarding claim 4, Seiki shows (see, e.g., fig. 4F) that the common contact section includes an insulating layer 235 formed on the semiconductor layer 200, a Art Unit: 2814 conductive layer **247** formed on the insulating layer **235**, and a cap layer **236** formed on the conductive layer **247**. - 9. Regarding claim 6, Seiki shows (see, e.g., fig. 4F) that the side insulating layers 234 are located between the word gate 245 and the first and second control gates 240. In addition, Seiki shows that the upper ends of the side insulating layers 234 are located higher than the first and second control gates 240 with respects to the semiconductor layer 200. - 10. Regarding claim 7, Seiki shows (see, e.g., fig. 4F) a buried insulating layer 247 disposed between two side-insulating layers 234 in contact with first and second control gates 240. The buried insulating layer 247 covers adjacent first and second control gates 240. - 11. Regarding claim 8, Seiki shows (see, e.g., fig. 4E) the common contact section in contact with one end of the impurity diffusion layer **204**. - 12. Regarding claim 10, Seiki shows (see, e.g., fig. 4G) the memory cell array divided into a plurality of blocks. In addition, Seiki shows (see, e.g., fig. 4G) that the impurity diffusion layers 204 in blocks adjacent to each other in the first direction are connected to each other through a contact impurity diffusion layer formed in the semiconductor layer 200. - 13. Regarding claim 11, Seiki (see, e.g., col.5/II.7) shows that the second gate-insulating layer 230 is formed of a laminate consisting of a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer. Page 5 Art Unit: 2814 - 14. Regarding claim 13, Seiki shows (see, *e.g.*, figs. 4A-4G) most aspects of the instant invention including a semiconductor integrated circuit device having a memory cell array in which nonvolatile semiconductor memory devices are arranged in a matrix with a plurality of rows and columns, each of the memory devices comprising: - ➤ a word gate 245 formed on the semiconductor layer 200 with a first gate insulating layer 221 therebetween - > an impurity diffusion layer 204 which forms either a source region or a drain region - ➤ a first control gate 240 formed along a first side of the word gate 245 and on the semiconductor layer 200 - a second gate insulating layer 230 between the first control gate 240 and the semiconductor layer 200 - ➤ a side insulating layer 234 between the first control gate 240 and the first side of the word gate 245 - a second control gate 240 formed along a second side of the word gate 245 and on the semiconductor layer 200 - another second gate insulating layer 230 between the second control gate 240 and the semiconductor layer 200 - another side insulating layer 234 between the second control gate 240 and the second side of the word gate 245 wherein: Art Unit: 2814 the first and second control gates 240 extend in a first direction (see, e.g., fig. 4G) ➢ an end of a first control gate 240 and an end of a second control gate 240 that are adjacent to each other in a second direction which intersects the first direction, being connected to a common contact section (see, e.g., fig. 4E, 7A) Seiki also shows that a wire may be used to connect the pair of first and second control gates. Seiki, however, fails to describe the common contact section to be pad shaped. Nonetheless, contact pads are required for connecting Seiki's wire to the first and second control gate lines (see, e.g., Jin/col.1/II.25-30 and Ogura/col.26/II.48-53). Accordingly, it would have been obvious at the time of the invention to one of ordinary skill in the art that Seiki's common contact section should have a pad shape, as taught by Jin and Ogura, since pads are required to provide a landing contact area between the wire and the control gate lines. - 15. Regarding claim 14, Seiki shows the first and second control gates **240** formed in the shape of sidewalls along either side of the word gate **245** (see, *e.g.*, fig. 4E). - 16. Claims 5, 12, and 15, are rejected under 35 U.S.C. 103(a) as being unpatentable over Seiki/Jin/Ogura in view of Wang (US 6091101). - 17. Regarding claims 5 and 15, Jin shows (see, e.g., col.1/II.25-30) that pad-shaped contact sections include an insulating layer formed on a semiconductor layer. Jin, however, fails to show this insulating layer to be formed of a laminate consisting of a first silicon oxide layer, a silicon nitride layer, and a second oxide layer. Nonetheless, Art Unit: 2814 as taught by Wang (see, e.g., col.2/II.34-37), ONO dielectric layers are well known in the art for their superior insulating properties. Consequently, it would have been obvious at the time of the invention to one of ordinary skill in the art to use an ONO layer as Seiki's insulating layer, as suggested by Wang, to improve its insulating properties. 18. Regarding claim 12, Seiki (see, e.g., col.4/II.53) shows that the side insulating layer 234 may be formed of a first oxide layer and a silicon nitride layer, but fails to also show a second silicon oxide layer for the side insulating layer. Nonetheless, as taught by Wang (see, e.g., col.2/II.34-37), ONO dielectric layers are well known in the art for their superior insulating properties. Consequently, it would have been obvious at the time of the invention to one of ordinary skill in the art to included a second oxide layer in Seiki's side insulating layer, as suggested by Wang, to improve its insulating properties. - 19. Claims 9 and 16-18 are rejected under 35 U.S.C. 103(a) as being unpatentable over Seiki/Jin/Ogura in view of Tsaur (US 4372031). - 20. Regarding claim 17, Seiki shows most aspects of the instant invention including a semiconductor integrated circuit device having a memory cell array in which nonvolatile semiconductor memory devices are arranged in a matrix with a plurality of rows and columns, wherein each of the memory devices comprises: - ➤ a word gate 245 formed on a semiconductor layer 200 with a first gate insulating layer 221 therebetween > an impurity diffusion layer 204 that forms either a source region or a drain region first and second control gates 240 formed along either side of the word gate 245 in the shape of sidewalls ### wherein: - > the first control gate 240 is disposed on the semiconductor layer 200 with a second gate insulating layer 230 therebetween, and also on the word gate 245 with a side insulating layer 234 therebetween - the second control gate 240 is disposed on the semiconductor layer 200 with another second gate insulating layer 230 therebetween, and also on the word gate 245 with another side insulating layer 234 therebetween - the first and second control gates 240 extend in a first direction (see, e.g., fig. 4G) - ➤ an end of the first control gate 240 and an end of the second control gate 240 of a pair of gates adjacent to each other in a second direction, which intersects the first direction, are connected to each other through a common contact section (see, e.g., fig. 7A) Seiki also shows that a wire may be use to connect the ends of the first and second control gates. Seiki, however, fails to describe that the common contact has a pad shape. Nonetheless, contact pads are required for connecting Seiki's wire to the ends of the first and second control gate lines (see, e.g., Jin/col.1/II.25-30 and Ogura/col.26/II.48-53). Art Unit: 2814 Accordingly, it would have been obvious at the time of the invention to one of ordinary skill in the art that Seiki's common contact section should have a pad shape, as taught by Jin and Ogura, since pads are required to provide a landing contact area between the wire and the ends of the control gate lines. - 21. Regarding claim 18, Seiki shows most aspects of the instant invention including a semiconductor integrated circuit device having a memory cell array in which nonvolatile semiconductor memory devices are arranged in a matrix with a plurality of rows and columns, where each of the memory devices comprises: - > a word gate 245 formed on a semiconductor layer 200 with a first gate insulating layer 221 therebetween - an impurity diffusion layer 204 which formed either a source region or a drain region - first and second control gates 240 in the shape of sidewalls formed along either side of the word gate 245 ### wherein: - the first control gate 240 is disposed on the semiconductor layer 200 with a second gate insulating layer 230 therebetween, and also on the word gate 245 with a side insulating layer 234 therebetween - the second control gate 240 is disposed on the semiconductor layer 200 with another second gate insulating layer 230 therebetween, and also on the word gate 245 with another side insulating layer 234 therebetween ➤ the first and second control gates 240 extend in a first direction (see, e.g., fig. 4G) ➤ a pair of the first and second control gates 240, adjacent to each other in a second direction, which intersects the first direction, are connected to each other through a common contact section (see, e.g., fig. 7A) Seiki also shows that a wire may be used to connect the first and second control gates. Seiki, however, fails to describe that the common contact has a pad shape. Nonetheless, contact pads are required for connecting Seiki's wire to the first and second control gate lines (see, e.g., Jin/col.1/II.25-30 and Ogura/col.26/II.48-53). Accordingly, it would have been obvious at the time of the invention to one of ordinary skill in the art that Seiki's common contact section should have a pad shape, as taught by Jin and Ogura, since pads are required to provide a landing contact area between the wire and the control gate lines. Regarding claims 9 and 16-18, Seiki (see, e.g., fig. 7A) fails to show the array including common contact sections that are staggered with respect to each other. Tsaur (see, e.g., col.2/II.67-col.3/II.2), on the other hand, teaches that a staggered layout will increase the density of Seiki's cell array. Accordingly, it would have been obvious at the time of the invention to one of ordinary skill in the art to provide Seiki's common contact sections with a staggered layout, as suggested by Tsaur, to increase the density of the cell array. 23. Claim 19 is rejected under 35 U.S.C. 103(a) as being unpatentable over Seiki/Jin/Ogura/Tsaur in view of Wang. Art Unit: 2814 24. Regarding claim 19, Seiki/Jin/Ogura/Tsaur shows most aspects of the instant invention (see paragraphs 20-22 above). In addition, see the comments stated above in paragraph 17 and with regards to claims 5 and 15, which are considered repeated here. ## Response to Arguments Applicant's arguments with respect to claims 1-19 have been considered but are most in view of the new ground(s) of rejection. ### Conclusion - 25. Papers related to this application may be submitted directly to Art Unit 2814 by facsimile transmission. Papers should be faxed to Art Unit 2814 via the Art Unit 2814 Fax Center located in Crystal Plaza 4, room 3C23. The faxing of such papers must conform to the notice published in the Official Gazette, 1096 OG 30 (15 November 1989). The Art Unit 2814 Fax Center number is (703) 308-7722 or -7724. The Art Unit 2814 Fax Center is to be used only for papers related to Art Unit 2814 applications. - 26. Any inquiry concerning this communication or earlier communications from the examiner should be directed to Marcos D. Pizarro-Crespo at (703) 308-6558 and between the hours of 9:30 AM to 8:00 PM (Eastern Standard Time) Monday through Thursday or by e-mail via <a href="Marcos.Pizarro@uspto.gov">Marcos.Pizarro@uspto.gov</a>. If attempts to reach the examiner by telephone are unsuccessful, the examiner's supervisor, Wael Fahmy, can be reached on (703) 308-4918. - 27. Any inquiry of a general nature or relating to the status of this application should be directed to the **Group 2800 Receptionist** at **(703) 308-0956**. Page 13 Art Unit: 2814 28. The following list is the Examiner's field of search for the present Office Action: | Field of Search | Date | |-----------------------------------------------------------------------------------|------------| | U.S. Class / Subclass(es):<br>257/314,316,319,324,326,365,368,390,401,637,640,900 | 10/27/2003 | | Other Documentation: PLUS Analysis | 11/21/02 | | Electronic Database(s): EAST (USPAT, EPO, JPO, PGPub) | 10/27/2003 | LONG PHAM PRIMARY EXAMINER Marcos D. Pizarro-Crespo Patent Examiner Art Unit 2814 703-308-6558 marcos.pizarro@uspto.gov